加勒比久久综合,国产精品伦一区二区,66精品视频在线观看,一区二区电影

合肥生活安徽新聞合肥交通合肥房產(chǎn)生活服務(wù)合肥教育合肥招聘合肥旅游文化藝術(shù)合肥美食合肥地圖合肥社保合肥醫(yī)院企業(yè)服務(wù)合肥法律

CS 2410代做、代寫C/C++語言程序

時間:2024-03-02  來源:合肥網(wǎng)hfw.cc  作者:hfw.cc 我要糾錯



CS 2410 Computer Architecture
Spring 2024
Course Project
Distributed: Feb 19th, 2024
Due: 11:59pm April 22
nd, 2024
Introduction:
This is a single-person project.
You are allowed and encouraged to discuss the project with your classmates, but no sharing of
the project source code and report. Please list your discussion peers, if any, in your report
submission.
One benefit of a dynamically scheduled processor is its ability to tolerate changes in latency or
issue capability in out of order speculative processors.
The purpose of this project is to evaluate this effect of different architecture parameters on a CPU
design by simulating a modified (and simplified) version of the PowerPc 604 and 620 architectures.
We will assume a **-bit architecture that executes a subset of the RISC V ISA which consists of
the following 10 instructions: fld, fsd, add, addi, slt, fadd, fsub, fmul, fdiv, bne. See Appendix A
in the textbook for instructions’ syntax and semantics.
Your simulator should take an input file as a command line input. This input file, for example,
prog.dat, will contain a RISC V assembly language program (code segment). Each line in the input
file is a RISC V instruction from the aforementioned 10 instructions. Your simulator should read
this input file, recognize the instructions, recognize the different fields of the instructions, and
simulate their execution on the architecture described below in this handout. Your will have to
implement the functional+timing simulator.
Please read the following a-g carefully before you start constructing your simulator.
The simulated architecture is a speculative, multi-issue, out of order CPU where:
(Assuming your first instruction resides in the memory location (byte address) 0x00000hex. That
is, the address for the first instruction is 0x00000hex. PC+4 points to next instruction).
a. The fetch unit fetches up to NF=4 instructions every cycle (i.e., issue width is 4).
b. A 2-bit dynamic branch predictor (initialized to predict weakly taken(t)) with 16-entry branch
target buffer (BTB) is used. It hashes the address of a branch, L, to an entry in the BTB using bits
7-4 of L.
c. The decode unit decodes (in a separate cycle) the instructions fetched by the fetch unit and stores
the decoded instructions in an instruction queue which can hold up to NI=16 instructions.
d. Up to NW=4 instructions can be issued every clock cycle to reservation stations. The
architecture has the following functional units with the shown latencies and number of reservation
stations.
Unit Latency (cycles) for operation Reservation
stations
Instructions executing
on the unit
INT 1 (integer and logic operations) 4
add, addi,slt
Load/Store 1 for address calculation 2 load buffer +
2 store buffer
fld
fsd
FPadd 3 (pipelined FP add) 3 fadd, fsub
FPmult 4 (pipelined FP multiply) 3 fmul
FPdiv 8 (non-pipelined divide) 2 fdiv
BU 1 (condition and target evaluation) 2 bne
e. A circular reorder buffer (ROB) with NR=16 entries is used with NB=4 Common Data Busses
(CDB) connecting the WB stage and the ROB to the reservation stations and the register file. You
have to design the policy to resolve contention between the ROB and the WB stage on the CDB
busses.
f. You need to perform register renaming to eliminate the false dependences in the decode stage.
Assuming we have a total of ** physical registers (p0, p1, p2, …p31). You will need to implement
a mapping table and a free list of the physical register as we discussed in class. Also, assuming
that all of the physical registers can be used by either integer or floating point instructions.
g. A dedicated/separate ALU is used for the effective address calculation in the branch unit (BU)
and simultaneously, a special hardware is used to evaluate the branch condition. Also, a
dedicated/separate ALU is used for the effective address calculation in the load/store unit. You
will also need to implement forwarding in your simulation design.
The simulator should be parameterized so that one can experiment with different values of NF, NI,
NW, NR and NB (either through command line arguments or reading a configuration file). To
simplify the simulation, we will assume that the instruction cache line contains NF instructions
and that the entire program fits in the instruction cache (i.e., it always takes one cycle to read a
cache line). Also, the data cache (single ported) is very large so that writing or reading a word into
the data cache always takes one cycle (i.e., eliminating the cache effect in memory accesses).
Your simulation should keep statistics about the number of execution cycles, the number of times
computations has stalled because 1) the reservation stations of a given unit are occupied, 2) the
reorder buffers are full. You should also keep track of the utilization of the CDB busses. This may
help identify the bottlenecks of the architecture.
You simulation should be both functional and timing correct. For functional, we check the register
and memory contents. For timing, we check the execution cycles.
Comparative analysis:
After running the benchmarks with the parameters specified above, perform the
following analysis:
1) Study the effect of changing the issue and commit width to 2. That is setting
NW=NB=2 rather than 4.
2) Study the effect of changing the fetch/decode width. That is setting NF = 2 rather than 4.
3) Study the effect of changing the NI to 4 instead of 16.
4) Study the effect of changing the number of reorder buffer entries. That is setting NR =
4, 8, and **
You need to provide the results and analysis in your project report.
Project language:
You can ONLY choose C/C++ (highly recommended) or Python to implement your project. No
other languages.
Test benchmark
Use the following as an initial benchmark (i.e. content of the input file prog.dat).
%All the registers have the initial value of 0.
%memory content in the form of address, value.
0, 111
8, 14
16, 5
24, 10
100, 2
108, 27
116, 3
124, 8
200, 12
addi R1, R0, 24
addi R2, R0, 124
fld F2, 200(R0)
loop: fld F0, 0(R1)
fmul F0, F0, F2
fld F4, 0(R2)
fadd F0, F0, F4
fsd F0, 0(R2)
addi R1, R1, -8
addi R2, R2, -8
bne R1,$0, loop
(Note that this is just a testbench for you to verify your design. Your submission should support
ALL the instructions listed in the table and you should verify and ensure the simulation
correctness for different programs that use those nine instructions. When you submit your code,
we will use more complicated programs (with multiple branches and all instructions in the table)
to test your submission).
Project submission:
You submission will include two parts: i) code package and ii) project report
1. Code package:
a. include all the source code files with code comments.
b. have a README file 1) with the instructions to compile your source code and 2) with
a description of your command line parameters/configurations and instructions of how
to run your simulator.
2. Project report
a. A figure with detailed text to describe the module design of your code. In your report,
you also need to mark and list the key data structures used in your code.
b. The results and analysis of Comparative analysis above
c. Your discussion peers and a brief summary of your discussion if any.
Project grading:
1. We will test the timing and function of your simulator using more complicated programs
consisting of the nine RISC V instructions.
2. We will ask you later to setup a demo to test your code correctness in a **on-1 fashion.
3. We will check your code design and credits are given to code structure, module design, and
code comments.
4. We will check your report for the design details and comparative analysis.
5. Refer to syllabus for Academic Integrity violation penalties.
Note that, any violation to the course integrity and any form of cheating and copying of
codes/report from the public will be reported to the department and integrity office.
Additional Note
For those who need to access departmental linux machines for the project, here is the information
log on into the linux machinesNote that you need first connect VPN in order to use these machines.
請加QQ:99515681  郵箱:99515681@qq.com   WX:codehelp 

掃一掃在手機(jī)打開當(dāng)前頁
  • 上一篇:COMP9021代做、Python程序語言代寫
  • 下一篇:代寫CSE 231、代做Python設(shè)計程序
  • 無相關(guān)信息
    合肥生活資訊

    合肥圖文信息
    2025年10月份更新拼多多改銷助手小象助手多多出評軟件
    2025年10月份更新拼多多改銷助手小象助手多
    有限元分析 CAE仿真分析服務(wù)-企業(yè)/產(chǎn)品研發(fā)/客戶要求/設(shè)計優(yōu)化
    有限元分析 CAE仿真分析服務(wù)-企業(yè)/產(chǎn)品研發(fā)
    急尋熱仿真分析?代做熱仿真服務(wù)+熱設(shè)計優(yōu)化
    急尋熱仿真分析?代做熱仿真服務(wù)+熱設(shè)計優(yōu)化
    出評 開團(tuán)工具
    出評 開團(tuán)工具
    挖掘機(jī)濾芯提升發(fā)動機(jī)性能
    挖掘機(jī)濾芯提升發(fā)動機(jī)性能
    海信羅馬假日洗衣機(jī)亮相AWE  復(fù)古美學(xué)與現(xiàn)代科技完美結(jié)合
    海信羅馬假日洗衣機(jī)亮相AWE 復(fù)古美學(xué)與現(xiàn)代
    合肥機(jī)場巴士4號線
    合肥機(jī)場巴士4號線
    合肥機(jī)場巴士3號線
    合肥機(jī)場巴士3號線
  • 短信驗證碼 目錄網(wǎng) 排行網(wǎng)

    關(guān)于我們 | 打賞支持 | 廣告服務(wù) | 聯(lián)系我們 | 網(wǎng)站地圖 | 免責(zé)聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網(wǎng) 版權(quán)所有
    ICP備06013414號-3 公安備 42010502001045

    91精品国产一区二区在线观看| 亚洲欧美高清| 国产精品日本一区二区不卡视频 | 亚洲一级影院| 国产一区二区三区四区五区| 日本国产一区| 麻豆精品91| 欧美一区三区| 婷婷精品在线观看| 在线精品福利| a屁视频一区二区三区四区| 另类图片国产| 亚洲黑丝一区二区| 9国产精品午夜| 国产欧美高清视频在线| 日韩和的一区二区| 三级成人在线| 色综合蜜月久久综合网| 亚洲精品a级片| 999在线精品| 久久久久毛片免费观看| 国产精品红桃| 久久一区亚洲| 高清欧美日韩| 久久爱91午夜羞羞| 免费在线观看视频一区| 亚洲精品99| 国产一区亚洲| 99久久综合| 欧美顶级毛片在线播放| 精品999日本久久久影院| 久久不见久久见国语| 国产精品草草| 麻豆国产精品一区二区三区| 欧美黄色网络| 亚洲黑人在线| 国产一区二区主播在线| 欧美hd在线| 国产精品精品国产一区二区| 亚洲欧美日韩视频二区| 国产精品入口66mio| 尤物精品在线| 一本色道久久综合亚洲精品不卡| 美日韩中文字幕| 亚洲国产专区| 一本一道久久综合狠狠老| 久久美女视频| 免费不卡中文字幕在线| 亚洲精品a级片| 尤物在线精品| 亚洲欧美视频| 日本在线电影一区二区三区| 国产精品国产一区| 国产精品久久久久蜜臀| 日韩高清欧美| 人人鲁人人莫人人爱精品| 日韩三区在线| 国产精品久久久一区二区| 亚洲精选国产| 久久不见久久见中文字幕免费| 国产在线日韩精品| 日韩在线观看中文字幕| 精品99在线| 国产专区一区| 久久亚洲综合| 美女福利一区二区| 国产日韩一区| 99精品美女视频在线观看热舞| 美女精品一区最新中文字幕一区二区三区| 精品一区二区三区视频在线播放| 国产精品亚洲二区| 国产精品视频3p| 激情五月***国产精品| 99热免费精品在线观看| 蜜桃视频在线观看一区| 午夜精品成人av| 麻豆精品蜜桃视频网站| 久久av超碰| 免费看久久久| 亚洲激情亚洲| 日韩免费久久| 国内综合精品午夜久久资源| 天海翼精品一区二区三区| 日本久久成人网| 亚洲激情网址| av亚洲一区二区三区| 亚洲精品日本| 亚洲精品在线a| 欧美最新另类人妖| 国产中文在线播放| 日日摸夜夜添夜夜添国产精品| 久久99高清| 亚洲二区在线| 亚洲美女炮图| 综合一区在线| 精品不卡一区| 蜜臀久久久99精品久久久久久| 国产欧美自拍| 日本一区福利在线| 欧美高清一区| 国产免费拔擦拔擦8x在线播放| 日本成人在线不卡视频| 都市激情亚洲欧美| 亚洲专区一区| 青娱乐精品在线视频| 一区二区三区视频免费视频观看网站| 欧美精品一区二区三区精品| 最近高清中文在线字幕在线观看1| 99精品免费| 超碰成人免费| 美国毛片一区二区| 国内自拍视频一区二区三区| 国产精品久久久久av蜜臀| 男女精品网站| 国内揄拍国内精品久久| 精品久久91| segui88久久综合9999| 亚洲综合伊人| av一区二区高清| 福利一区二区三区视频在线观看| 精品中文在线| 免费精品视频在线| 国产成年精品| 欧美不卡在线| 欧美a一级片| 日日天天久久| 婷婷六月国产精品久久不卡| 亚洲丁香日韩| 久久国产精品亚洲77777| 在线观看一区视频| 欧美 日韩 国产精品免费观看| 亚洲精品成a人ⅴ香蕉片| 免费一级欧美片在线观看网站| 久久www成人_看片免费不卡| 欧美国产激情| 国产精品视区| 国产精品欧美一区二区三区不卡| 一本一道久久综合狠狠老| 国产精品久久久免费| 国模一区二区三区| 日韩国产在线一| 欧美大人香蕉在线| 影音先锋在线一区| 1024精品久久久久久久久| 日本vs亚洲vs韩国一区三区二区| 伊人春色之综合网| 青草av.久久免费一区| 自拍亚洲一区| 综合久久精品| 热久久久久久久| 亚洲三级网址| 都市激情亚洲一区| 国产成人一二片| 四虎地址8848精品| 欧美精选视频在线观看| 亚洲精品专区| 久久av在线| 伊人久久影院| 欧美xxxx性| aⅴ色国产欧美| 亚洲人成网77777色在线播放| 蜜臀av一级做a爰片久久| 日韩三级网址| 天堂久久一区| 亚洲激情另类| 美女毛片一区二区三区四区最新中文字幕亚洲| 鲁大师成人一区二区三区| 日本综合精品一区| 午夜精品成人av| 天天揉久久久久亚洲精品| 久久资源综合| 日本黄色免费在线| 色愁久久久久久| 综合激情一区| 国产不卡人人| 精品一区免费| 亚洲春色h网| 精品福利在线| 国产一级一区二区| 国产精品videossex| 麻豆中文一区二区| caoporn视频在线观看| 99久久夜色精品国产亚洲狼| 国产一区精品二区| 中文字幕系列一区| 亚洲精华国产欧美| 97se亚洲| 国产精品2区| 欧美aa在线| 99在线精品免费视频九九视| 亚洲国产视频二区| 国产精品第十页| 日韩一区欧美| 国产亚洲毛片| 麻豆国产欧美一区二区三区r| www999久久| 99精品免费视频| 色在线免费观看| 很黄很黄激情成人| 人体久久天天|