加勒比久久综合,国产精品伦一区二区,66精品视频在线观看,一区二区电影

合肥生活安徽新聞合肥交通合肥房產(chǎn)生活服務(wù)合肥教育合肥招聘合肥旅游文化藝術(shù)合肥美食合肥地圖合肥社保合肥醫(yī)院企業(yè)服務(wù)合肥法律

COMP1212 代做、代寫 Java/Python 設(shè)計(jì)程序

時(shí)間:2024-08-11  來源:合肥網(wǎng)hfw.cc  作者:hfw.cc 我要糾錯(cuò)



School of Computing: assessment brief
   Module title
 Computer Processors
  Module code
 COMP1212
  Assignment title
 August Resit
  Assignment type and description
 In-course assessment. Requires design implementation and testing of code written in HDL and assembly lan- guage
  Rationale
 Provides an opportunity to write HDL and assembly code including understanding the implementation of branching and functions.
  Word limit and guidance
 This coursework should take less than 25 hours to com- plete.
  Weighting
 100%
  Submission dead- line
 5pm 9/8/24
  Submission method
 Gradescope
  Feedback provision
 Feedback will be provided through Gradescope
  Learning outcomes assessed
 Describe the basic building blocks of a computer in de- tail and explain how they are composed to construct computing machinery.
Apply appropriate tools to develop, simulate and test logic circuits (CAD).
Explain how high level programming constructs, such as ’if’ statements and ’for’ loops, are implemented at a machine level
  Module lead
 Andy Bulpitt
  Other Staff contact
 Noleen K ̈ohler
             1

1. Assignment guidance
There are two sections to this resit assessment. Section I requires implementation of
HDL programs and Section II requires the implementation of assembly language. 2. Assessment tasks
SECTION I
Your task is to design and implement a circuit in hdl which takes two 2-bit numbers (A, B) and (C, D) as input and produces a 3-bit output (E, F, G).
The final circuit has 6 inputs in total (f1, f0, A, B, C, D) and 3 outputs (E, F, G). The function of the circuit is determined by the two inputs f1 and f0.
The truth tables below define the operation of the circuit for each combination of f1 and f0.
ABCDFG ABCDFG 000011 000000 000110 000100 001001 001000 001100 001100 010011 010000 010110 010101 011001 011000 011100 011101 100011 100000 100110 100100 101001 101010 101100 101110 110011 110000 110110 110101 111001 111010 111100 111111
                                    Table 1: When f1, f0 = (1, 1) FZero
Table 2: When (f1, f0) = (1, 0) FOne
2

  ABCDFG ABCDEFG 000000 0000000 000101 0001001 001010 0010010 001111 0011011 010001 0100001 010101 0101010 011011 0110011 011111 0111100 100010 1000010 100111 1001011 101010 1010100 101111 1011101 110011 1100011 110111 1101100 111011 1110101 111111 1111110
Table 3: When (f1, f0) = (0, 1) FTwo Table 4: When (f1, f0) = (0, 0) FThree
(a) For each of the truth tables above, implement a logic circuit in HDL that will perform the function specified by the truth table. You should create one circuit for each truth table and test it produces the required output for that truth table. The circuit for each truth table should be named FZero, FOne, FTwo, FThree corresponding to the names of the truth tables given above and must have corresponding filenames FZero.hdl, FOne.hdl, FTwo.hdl, FThree.hdl.
Each circuit must have four inputs named A,B,C and D. Chips FZero, FOne and FTwo will have two outputs (F,G). Chip FThree will have three outputs named E,F and G.
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, XOR or DMux chips.
The test files provided (.tst and .cmp) can be used to test each output of a chip. For example FZero1.tst tests the F output of the chip FZero.hdl and FZero2.tst tests the G output of FZero.hdl.
[9 marks]
(b) Combine all four circuits into one circuit which takes all six inputs and three
                                  3

outputs and test it to ensure it produces the correct output depending on the value of the inputs f1 and f0. Call the chip FALL. You can test this chip using FALL.tst but may wish to create further tests before submission. The value of output E is undefined (can be either 0 or 1) unless (f1, f0) = (0, 0)
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, XOR or DMux chips.
[4 marks]
(c) Stretch Activity
When performing computational operations it is often useful to be able to exe- cute a sequence of operations, each one using the output of the previous step as an input to the next step. For example to OR 3 values X OR Y OR Z you might first calculate X OR Y and then on the next step apply OR Z to the previous output (X OR Y ).
For this task adapt the circuit FALL so that it can combine a sequence of operations defined by different values for f1 and f0 at each step, by enabling the outputs Ft and Gt of step t to be used (feedback) as the inputs for the next operation Ct+1 and Dt+1 for step t + 1. You should also add a further input (Load) to the chip which when Load = 1 will enable you to load new inputs to Ct andDt andwhensetto0setsCt+1 =Ft andDt+1 =Gt. TheLoadinput will allow you to manually set the values of C and D at the start and during the sequence if required.
Call this chip FSEQ. You can test this chip using FSEQ.tst but may wish to create further tests before submission.
You must only use the built-in AND, NAND, OR, NOR, NOT, Mux, DMux, XOR or DFF chips.
[Total for Section I 20 marks]
SECTION II
The Feistel cipher is a symmetric block cipher encryption framework which is the basis of many modern day encryption algorithms. In this coursework you will implement a Feistel cipher system as a software implementation in both a high level language and Hack Assembly.
In a Feistel cipher the plaintext, P, to be encrypted is split into two equal size parts L0 and R0 such that P = L0R0. A function F is applied to one half of the plaintext, combined with a key, and the result is XOR’d with the other half of the plaintext.
4
[7 marks]

Feistel ciphers often employ multiple rounds of this scheme. In general the scheme works as follows, for all i = 0,...,n,
Li+1 = Ri
Ri+1 =Li ⊕F(Ri,Ki)
To decrypt an encrypted message using this cipher we can apply the same procedure inreverse. Fori=n,n−1,...,0,
Ri = Li+1
Li =Ri+1 ⊕F(Li+1,Ki)
For this coursework we are interested in the 16-bit Feistel cipher which uses 4 rounds. The function F (A, B) = A ⊕ ¬B.
The keys are derived from a single 8-bit key K0 such that,
K0 = b7b6b5b4b3b2b1b0 K1 = b6b5b4b3b2b1b0b7 K2 = b5b4b3b2b1b0b7b6 K3 = b4b3b2b1b0b7b6b5
(a) Write a program (XOR.asm) in HACK assembly that implements an XOR func- tion between two 16-bit values stored in RAM[3] and RAM[4] and stores the result in RAM[5].
[6 marks]
(b) Write a program (Rotate.asm) in HACK assembly that implements an algorithm to rotate the bits of a 16-bit number left (Least Significant bit (LSb) to Most Significant bit (MSb)). The original number should be stored in RAM[3] the number of times to rotate the bits should be in RAM[4] and the result stored in RAM[5], i.e. 1010111100000000 rotated left 3 times would be 0111100000000101 where the MSb is used to replace the LSb.
[12 marks]
5

(c) Write a program (FeistelEncryption.asm) in HACK assembly, that implements the described Feistel encryption system. The initial key, K0, will be stored in RAM[1], and the 16-bit plaintext will be stored in RAM[2]. The result of the encryption should be stored in RAM[0].
[12 marks]
[Total for Section II 30 marks]
3. General guidance and study support
Tools required to simulate the hardware and CPU are provided on Minerva under Learning resources: Software.
Please ensure the files you upload work with the test files provided and use the filenames provided in this sheet. Do not alter the format of the lines of these test files in any way. The spacing in each line needs to be preserved You are of course welcome to build your own test files in the same format or add to these files.
Ensure the files you upload pass the submission tests provided on Gradescope. These are not necessarily the same tests as those that will be used to grade your submission.
4. Assessment criteria and marking process
This coursework will be marked using Gradescope. Feedback will be provided through
Gradescope and example solutions discussed in class.
Marks are awarded for passing the automated tests on the submitted programs de- tailed below.
5. Presentation and referencing
Submitted code should provide suitable comments where possible.
6. Submission requirements
Links to submit your work can be found on Minerva under Assessment and feed-
back/Submit my work.
For section I submit only your hdl files, uploaded individually. Ensure you use only the filenames provided in this specification sheet. The names must match the specification exactly, including the use of upper and lower case characters i.e. FZero.hdl is valid however, fzero.hdl or FZero.HDL are not valid.
For section II submit only your asm files.
7. Academic misconduct and plagiarism
Academic integrity means engaging in good academic practice. This involves essential academic skills, such as keeping track of where you find ideas and information and referencing these accurately in your work.
6

By submitting this assignment you are confirming that the work is a true expression of your own work and ideas and that you have given credit to others where their work has contributed to yours.
8. Assessment/marking criteria grid Section I
No marks will be awarded for tests which fail or use of chips other than those listed.
• Part (a) There is one test to check the complete truth table for each output of the chips [9 marks].
• Part (b) There are four tests to check the complete truth table of the FALL chip [4 marks].
• Part (c) will be evaluated by testing it on three sequences of functions of various lengths [7 marks].
[Total for Section I 20 marks]
Section II
No marks will be awarded for tests which fail
• Part a) is graded using 3 tests, each worth 2 marks. [max 6 marks] • Part b) is graded using 4 tests, each worth 3 marks. [max 12 marks] • Part c) is graded using 4 tests, each worth 3 marks [max 12 marks]
[Total for Section II 30 marks]
請(qǐng)加QQ:99515681  郵箱:99515681@qq.com   WX:codinghelp




 

掃一掃在手機(jī)打開當(dāng)前頁
  • 上一篇:Econ 312代寫、代做c/c++,Java編程語言
  • 下一篇:COMP1711 代寫、代做 C++語言程序
  • 無相關(guān)信息
    合肥生活資訊

    合肥圖文信息
    2025年10月份更新拼多多改銷助手小象助手多多出評(píng)軟件
    2025年10月份更新拼多多改銷助手小象助手多
    有限元分析 CAE仿真分析服務(wù)-企業(yè)/產(chǎn)品研發(fā)/客戶要求/設(shè)計(jì)優(yōu)化
    有限元分析 CAE仿真分析服務(wù)-企業(yè)/產(chǎn)品研發(fā)
    急尋熱仿真分析?代做熱仿真服務(wù)+熱設(shè)計(jì)優(yōu)化
    急尋熱仿真分析?代做熱仿真服務(wù)+熱設(shè)計(jì)優(yōu)化
    出評(píng) 開團(tuán)工具
    出評(píng) 開團(tuán)工具
    挖掘機(jī)濾芯提升發(fā)動(dòng)機(jī)性能
    挖掘機(jī)濾芯提升發(fā)動(dòng)機(jī)性能
    海信羅馬假日洗衣機(jī)亮相AWE  復(fù)古美學(xué)與現(xiàn)代科技完美結(jié)合
    海信羅馬假日洗衣機(jī)亮相AWE 復(fù)古美學(xué)與現(xiàn)代
    合肥機(jī)場(chǎng)巴士4號(hào)線
    合肥機(jī)場(chǎng)巴士4號(hào)線
    合肥機(jī)場(chǎng)巴士3號(hào)線
    合肥機(jī)場(chǎng)巴士3號(hào)線
  • 短信驗(yàn)證碼 目錄網(wǎng) 排行網(wǎng)

    關(guān)于我們 | 打賞支持 | 廣告服務(wù) | 聯(lián)系我們 | 網(wǎng)站地圖 | 免責(zé)聲明 | 幫助中心 | 友情鏈接 |

    Copyright © 2025 hfw.cc Inc. All Rights Reserved. 合肥網(wǎng) 版權(quán)所有
    ICP備06013414號(hào)-3 公安備 42010502001045

    天天综合网站| 国产麻豆精品| 婷婷久久一区| 亚洲春色h网| 国产成人福利夜色影视| 国产精品普通话对白| 免费观看亚洲视频大全| 久久在线精品| 日韩理论在线| 伊人久久久大香线蕉综合直播| 日韩电影免费一区| 日本成人中文字幕| 亚洲一级少妇| 六月丁香综合| 激情综合网址| 91亚洲精品视频在线观看| 一区二区中文字| 国产一区二区久久久久| 人人爽香蕉精品| 欧美69wwwcom| 开心激情综合| 在线精品视频一区| 国内精品视频| 日韩高清欧美激情| 51一区二区三区| av资源网在线播放| 99热精品在线| jlzzjlzz亚洲女人| 99成人超碰| 国产96在线亚洲| 亚洲区小说区图片区qvod按摩| 青青草视频一区| 欧美成人免费全部网站| 深夜成人在线| 国产精品久久久久久久久久10秀 | 成人精品久久| 在线亚洲观看| 一区视频在线| 夜夜夜久久久| 欧美日韩国产探花| 一区视频在线| 亚洲欧美大片| 亚洲欧美日本日韩| 亚洲欧美日韩国产一区| 香蕉亚洲视频| 亚洲欧美日韩国产一区二区| 亚洲视频1区| 国产模特精品视频久久久久| 99国产精品久久久久久久| 天天射综合网视频| 波多野结衣一区| 亚洲成人三区| 在线午夜精品| 免费人成黄页网站在线一区二区| 日韩在线一区二区| 九色porny自拍视频在线播放| 首页国产欧美久久| 国产精品久久天天影视| 波多野结衣久久精品| www成人在线视频| 国产资源一区| 三级久久三级久久久| 亚洲精品麻豆| 国产亚洲欧美日韩在线观看一区二区| 亚洲一区av| 日韩成人精品在线观看| 亚洲五码在线| 欧美亚洲高清| 久久福利毛片| 成人一级福利| 日韩久久99| 亚洲日本国产| 精品视频一二| 欧美有码在线| 亚洲视频成人| 天堂av在线网| 久久精品99久久久| 国产探花在线精品| 国产精品宾馆| 一区在线视频观看| 色偷偷偷在线视频播放| 久久精品国产福利| 国内黄色精品| 91精品一区二区三区综合在线爱| 一本一道久久综合狠狠老| 欧美综合二区| 国产亚洲欧美日韩精品一区二区三区| 在线国产精品一区| 日韩高清二区| 久久久综合色| 黄视频网站在线观看| 色诱色偷偷久久综合| www.久久爱.com| 爱高潮www亚洲精品| 欧美午夜不卡| 日韩不卡免费高清视频| 亚洲久久视频| av综合网址| 亚洲欧美日韩国产综合精品二区| 高清av一区二区三区| 99精品在线免费观看| 欧洲精品一区| 免费在线看成人av| 一区二区三区成人精品| 中文久久电影小说| 国产精品五区| 欧美a级一区二区| 999在线精品| 99热免费精品在线观看| 久久国产尿小便嘘嘘| 日韩影视高清在线观看| 欧美在线网站| 成人在线观看免费播放| 五月国产精品| av不卡在线| 亚欧成人精品| 精品国精品国产自在久国产应用| 国产亚洲欧洲| 欧美高清免费| 国产伦精品一区二区三区在线播放 | 日本91福利区| 成人婷婷网色偷偷亚洲男人的天堂| 男女男精品视频网| 国产aa精品| 红桃视频国产一区| 美日韩一区二区| 欧美三级午夜理伦三级在线观看| 久热精品在线| 91麻豆精品国产综合久久久| 欧美日韩色图| 欧美在线观看天堂一区二区三区| 超碰成人在线观看| 天堂资源在线| 免费一区二区三区在线视频| 国产精品老牛| 综合久久十次| 狠狠综合久久av一区二区老牛| 久久精品午夜| 欧洲杯什么时候开赛| 国产日韩高清一区二区三区在线| 久久99国产成人小视频| 最新中文字幕在线播放| 国产欧美一区二区精品久久久| 欧美综合自拍| 日韩伦理福利| 国产+成+人+亚洲欧洲在线 | 亚洲夜间福利| 999久久久91| 美腿丝袜亚洲一区| 天天精品视频| 欧美黄在线观看| 99riav1国产精品视频| 亚洲精品四区| 午夜在线观看免费一区| 粉嫩av国产一区二区三区| 国产综合色激情| av自拍一区| 久久精品一级| 91成人噜噜噜在线播放| 国内毛片久久| 成人在线观看免费播放| 日本精品国产| 美腿丝袜在线亚洲一区| 成人激情电影在线| 超碰cao国产精品一区二区| 日韩av一级电影| 最新中文字幕在线播放| 精品久久91| 亚洲人人精品| 免费人成在线不卡| 中文字幕av一区二区三区四区| 日韩国产一区二区| 久久久xxx| 亚洲精品在线二区| 99综合久久| 日韩电影一区| 免费久久99精品国产自在现线| 亚洲高清影视| 久久高清国产| 精品中文在线| av在线日韩| 成人aaaa| 日韩av电影免费观看高清完整版| 欧美男人天堂| 99久久99久久精品国产片桃花| 亚洲麻豆av| 乱人伦视频在线| 成人av资源电影网站| 婷婷综合福利| 成人国产精品一区二区免费麻豆| 亚洲第一偷拍| 国产成人一二片| 97精品资源在线观看| 日韩天堂在线| 影院欧美亚洲| 久久精品论坛| 国产精品一区二区三区av| 91精品影视| 性欧美暴力猛交另类hd| 久久精品影视|